-
Notifications
You must be signed in to change notification settings - Fork 13
/
my_vga_clk_generator.v
78 lines (67 loc) · 2.26 KB
/
my_vga_clk_generator.v
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
/*
my_hdmi_device
Copyright (C) 2021 Hirosh Dabui <[email protected]>
Permission to use, copy, modify, and/or distribute this software for any
purpose with or without fee is hereby granted, provided that the above
copyright notice and this permission notice appear in all copies.
THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
*/
`timescale 1ns / 1ps
`include "my_vga_clk_generator.vh"
/* todo: reset */
module my_vga_clk_generator #( `MY_VGA_DEFAULT_PARAMS ) (
input pclk,
output out_hsync,
output out_vsync,
output out_blank,
output reg [10:0] out_hcnt, /* 0..2043 */
output reg [10:0] out_vcnt, /* 0..2043 */
input reset_n
);
`MY_VGA_DECLS
/*
*
* +
* |
* | VACTIVE
* |
* | HACTIVE HFP HSLEN HBP
* ------------------------++-----++-------+------+
* |
* |
* |
* |
* |
* +
* | VFP
* +
* +
* |
* | VSLEN
* |
* +
* +
* |
* | HBP
* |
* +
*
*/
/* verilator lint_off UNUSED */
wire locked;
assign out_vsync = ((out_vcnt >= (VACTIVE + VFP -1)) && (out_vcnt < (VACTIVE + VFP + VSLEN))) ^ ~VPOL;
assign out_hsync = ((out_hcnt >= (HACTIVE + HFP -1)) && (out_hcnt < (HACTIVE + HFP + HSLEN))) ^ ~HPOL;
assign out_blank = (out_hcnt >= HACTIVE) || (out_vcnt >= VACTIVE);
wire hcycle = out_hcnt == (HTOTAL -1) || ~reset_n;
wire vcycle = out_vcnt == (VTOTAL -1) || ~reset_n;
always @(posedge pclk) out_hcnt <= hcycle ? 0 : out_hcnt + 1;
always @(posedge pclk) begin
if (hcycle) out_vcnt <= vcycle ? 0 : out_vcnt + 1;
end
endmodule